Merge branch 'icc-x1e80100' into icc-next
* icc-x1e80100 dt-bindings: interconnect: document the RPMh Network-On-Chip Interconnect in Qualcomm SM8650 SoC interconnect: qcom: introduce RPMh Network-On-Chip Interconnect on SM8650 SoC dt-bindings: interconnect: qcom-bwmon: document SM8650 BWMONs This series adds interconnect support for the Qualcomm X1E80100 platform, aka Snapdragon X Elite. Our v1 post of the patchsets adding support for Snapdragon X Elite SoC had the part number sc8380xp which is now updated to the new part number x1e80100 based on the new branding scheme and refers to the exact same SoC. Release Link: https://www.qualcomm.com/news/releases/2023/10/qualcomm-unleashes-snapdragon-x-elite--the-ai-super-charged-plat Link: https://lore.kernel.org/r/20231123135028.29433-1-quic_sibis@quicinc.com Signed-off-by: Georgi Djakov <djakov@kernel.org>
This commit is contained in:
commit
ecd3439595
@ -0,0 +1,83 @@
|
||||
# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
|
||||
%YAML 1.2
|
||||
---
|
||||
$id: http://devicetree.org/schemas/interconnect/qcom,x1e80100-rpmh.yaml#
|
||||
$schema: http://devicetree.org/meta-schemas/core.yaml#
|
||||
|
||||
title: Qualcomm RPMh Network-On-Chip Interconnect on X1E80100
|
||||
|
||||
maintainers:
|
||||
- Rajendra Nayak <quic_rjendra@quicinc.com>
|
||||
- Abel Vesa <abel.vesa@linaro.org>
|
||||
|
||||
description: |
|
||||
RPMh interconnect providers support system bandwidth requirements through
|
||||
RPMh hardware accelerators known as Bus Clock Manager (BCM). The provider is
|
||||
able to communicate with the BCM through the Resource State Coordinator (RSC)
|
||||
associated with each execution environment. Provider nodes must point to at
|
||||
least one RPMh device child node pertaining to their RSC and each provider
|
||||
can map to multiple RPMh resources.
|
||||
|
||||
See also:: include/dt-bindings/interconnect/qcom,x1e80100-rpmh.h
|
||||
|
||||
properties:
|
||||
compatible:
|
||||
enum:
|
||||
- qcom,x1e80100-aggre1-noc
|
||||
- qcom,x1e80100-aggre2-noc
|
||||
- qcom,x1e80100-clk-virt
|
||||
- qcom,x1e80100-cnoc-cfg
|
||||
- qcom,x1e80100-cnoc-main
|
||||
- qcom,x1e80100-gem-noc
|
||||
- qcom,x1e80100-lpass-ag-noc
|
||||
- qcom,x1e80100-lpass-lpiaon-noc
|
||||
- qcom,x1e80100-lpass-lpicx-noc
|
||||
- qcom,x1e80100-mc-virt
|
||||
- qcom,x1e80100-mmss-noc
|
||||
- qcom,x1e80100-nsp-noc
|
||||
- qcom,x1e80100-pcie-center-anoc
|
||||
- qcom,x1e80100-pcie-north-anoc
|
||||
- qcom,x1e80100-pcie-south-anoc
|
||||
- qcom,x1e80100-system-noc
|
||||
- qcom,x1e80100-usb-center-anoc
|
||||
- qcom,x1e80100-usb-north-anoc
|
||||
- qcom,x1e80100-usb-south-anoc
|
||||
|
||||
reg:
|
||||
maxItems: 1
|
||||
|
||||
required:
|
||||
- compatible
|
||||
|
||||
allOf:
|
||||
- $ref: qcom,rpmh-common.yaml#
|
||||
- if:
|
||||
properties:
|
||||
compatible:
|
||||
contains:
|
||||
enum:
|
||||
- qcom,x1e80100-clk-virt
|
||||
- qcom,x1e80100-mc-virt
|
||||
then:
|
||||
properties:
|
||||
reg: false
|
||||
else:
|
||||
required:
|
||||
- reg
|
||||
|
||||
unevaluatedProperties: false
|
||||
|
||||
examples:
|
||||
- |
|
||||
clk_virt: interconnect-0 {
|
||||
compatible = "qcom,x1e80100-clk-virt";
|
||||
#interconnect-cells = <2>;
|
||||
qcom,bcm-voters = <&apps_bcm_voter>;
|
||||
};
|
||||
|
||||
aggre1_noc: interconnect@16e0000 {
|
||||
compatible = "qcom,x1e80100-aggre1-noc";
|
||||
reg = <0x016e0000 0x14400>;
|
||||
#interconnect-cells = <2>;
|
||||
qcom,bcm-voters = <&apps_bcm_voter>;
|
||||
};
|
@ -254,5 +254,14 @@ config INTERCONNECT_QCOM_SM8650
|
||||
This is a driver for the Qualcomm Network-on-Chip on SM8650-based
|
||||
platforms.
|
||||
|
||||
config INTERCONNECT_QCOM_X1E80100
|
||||
tristate "Qualcomm X1E80100 interconnect driver"
|
||||
depends on INTERCONNECT_QCOM_RPMH_POSSIBLE
|
||||
select INTERCONNECT_QCOM_RPMH
|
||||
select INTERCONNECT_QCOM_BCM_VOTER
|
||||
help
|
||||
This is a driver for the Qualcomm Network-on-Chip on X1E80100-based
|
||||
platforms.
|
||||
|
||||
config INTERCONNECT_QCOM_SMD_RPM
|
||||
tristate
|
||||
|
@ -31,6 +31,7 @@ qnoc-sm8350-objs := sm8350.o
|
||||
qnoc-sm8450-objs := sm8450.o
|
||||
qnoc-sm8550-objs := sm8550.o
|
||||
qnoc-sm8650-objs := sm8650.o
|
||||
qnoc-x1e80100-objs := x1e80100.o
|
||||
icc-smd-rpm-objs := smd-rpm.o icc-rpm.o icc-rpm-clocks.o
|
||||
|
||||
obj-$(CONFIG_INTERCONNECT_QCOM_BCM_VOTER) += icc-bcm-voter.o
|
||||
@ -61,4 +62,5 @@ obj-$(CONFIG_INTERCONNECT_QCOM_SM8350) += qnoc-sm8350.o
|
||||
obj-$(CONFIG_INTERCONNECT_QCOM_SM8450) += qnoc-sm8450.o
|
||||
obj-$(CONFIG_INTERCONNECT_QCOM_SM8550) += qnoc-sm8550.o
|
||||
obj-$(CONFIG_INTERCONNECT_QCOM_SM8650) += qnoc-sm8650.o
|
||||
obj-$(CONFIG_INTERCONNECT_QCOM_X1E80100) += qnoc-x1e80100.o
|
||||
obj-$(CONFIG_INTERCONNECT_QCOM_SMD_RPM) += icc-smd-rpm.o
|
||||
|
2328
drivers/interconnect/qcom/x1e80100.c
Normal file
2328
drivers/interconnect/qcom/x1e80100.c
Normal file
File diff suppressed because it is too large
Load Diff
192
drivers/interconnect/qcom/x1e80100.h
Normal file
192
drivers/interconnect/qcom/x1e80100.h
Normal file
@ -0,0 +1,192 @@
|
||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
/*
|
||||
* X1E80100 interconnect IDs
|
||||
*
|
||||
* Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
|
||||
* Copyright (c) 2023, Linaro Limited
|
||||
*/
|
||||
|
||||
#ifndef __DRIVERS_INTERCONNECT_QCOM_X1E80100_H
|
||||
#define __DRIVERS_INTERCONNECT_QCOM_X1E80100_H
|
||||
|
||||
#define X1E80100_MASTER_A1NOC_SNOC 0
|
||||
#define X1E80100_MASTER_A2NOC_SNOC 1
|
||||
#define X1E80100_MASTER_ANOC_PCIE_GEM_NOC 2
|
||||
#define X1E80100_MASTER_ANOC_PCIE_GEM_NOC_DISP 3
|
||||
#define X1E80100_MASTER_APPSS_PROC 4
|
||||
#define X1E80100_MASTER_CAMNOC_HF 5
|
||||
#define X1E80100_MASTER_CAMNOC_ICP 6
|
||||
#define X1E80100_MASTER_CAMNOC_SF 7
|
||||
#define X1E80100_MASTER_CDSP_PROC 8
|
||||
#define X1E80100_MASTER_CNOC_CFG 9
|
||||
#define X1E80100_MASTER_CNOC_MNOC_CFG 10
|
||||
#define X1E80100_MASTER_COMPUTE_NOC 11
|
||||
#define X1E80100_MASTER_CRYPTO 12
|
||||
#define X1E80100_MASTER_GEM_NOC_CNOC 13
|
||||
#define X1E80100_MASTER_GEM_NOC_PCIE_SNOC 14
|
||||
#define X1E80100_MASTER_GFX3D 15
|
||||
#define X1E80100_MASTER_GPU_TCU 16
|
||||
#define X1E80100_MASTER_IPA 17
|
||||
#define X1E80100_MASTER_LLCC 18
|
||||
#define X1E80100_MASTER_LLCC_DISP 19
|
||||
#define X1E80100_MASTER_LPASS_GEM_NOC 20
|
||||
#define X1E80100_MASTER_LPASS_LPINOC 21
|
||||
#define X1E80100_MASTER_LPASS_PROC 22
|
||||
#define X1E80100_MASTER_LPIAON_NOC 23
|
||||
#define X1E80100_MASTER_MDP 24
|
||||
#define X1E80100_MASTER_MDP_DISP 25
|
||||
#define X1E80100_MASTER_MNOC_HF_MEM_NOC 26
|
||||
#define X1E80100_MASTER_MNOC_HF_MEM_NOC_DISP 27
|
||||
#define X1E80100_MASTER_MNOC_SF_MEM_NOC 28
|
||||
#define X1E80100_MASTER_PCIE_0 29
|
||||
#define X1E80100_MASTER_PCIE_1 30
|
||||
#define X1E80100_MASTER_QDSS_ETR 31
|
||||
#define X1E80100_MASTER_QDSS_ETR_1 32
|
||||
#define X1E80100_MASTER_QSPI_0 33
|
||||
#define X1E80100_MASTER_QUP_0 34
|
||||
#define X1E80100_MASTER_QUP_1 35
|
||||
#define X1E80100_MASTER_QUP_2 36
|
||||
#define X1E80100_MASTER_QUP_CORE_0 37
|
||||
#define X1E80100_MASTER_QUP_CORE_1 38
|
||||
#define X1E80100_MASTER_SDCC_2 39
|
||||
#define X1E80100_MASTER_SDCC_4 40
|
||||
#define X1E80100_MASTER_SNOC_SF_MEM_NOC 41
|
||||
#define X1E80100_MASTER_SP 42
|
||||
#define X1E80100_MASTER_SYS_TCU 43
|
||||
#define X1E80100_MASTER_UFS_MEM 44
|
||||
#define X1E80100_MASTER_USB3_0 45
|
||||
#define X1E80100_MASTER_VIDEO 46
|
||||
#define X1E80100_MASTER_VIDEO_CV_PROC 47
|
||||
#define X1E80100_MASTER_VIDEO_V_PROC 48
|
||||
#define X1E80100_SLAVE_A1NOC_SNOC 49
|
||||
#define X1E80100_SLAVE_A2NOC_SNOC 50
|
||||
#define X1E80100_SLAVE_AHB2PHY_NORTH 51
|
||||
#define X1E80100_SLAVE_AHB2PHY_SOUTH 52
|
||||
#define X1E80100_SLAVE_ANOC_PCIE_GEM_NOC 53
|
||||
#define X1E80100_SLAVE_AOSS 54
|
||||
#define X1E80100_SLAVE_APPSS 55
|
||||
#define X1E80100_SLAVE_BOOT_IMEM 56
|
||||
#define X1E80100_SLAVE_CAMERA_CFG 57
|
||||
#define X1E80100_SLAVE_CDSP_MEM_NOC 58
|
||||
#define X1E80100_SLAVE_CLK_CTL 59
|
||||
#define X1E80100_SLAVE_CNOC_CFG 60
|
||||
#define X1E80100_SLAVE_CNOC_MNOC_CFG 61
|
||||
#define X1E80100_SLAVE_CRYPTO_0_CFG 62
|
||||
#define X1E80100_SLAVE_DISPLAY_CFG 63
|
||||
#define X1E80100_SLAVE_EBI1 64
|
||||
#define X1E80100_SLAVE_EBI1_DISP 65
|
||||
#define X1E80100_SLAVE_GEM_NOC_CNOC 66
|
||||
#define X1E80100_SLAVE_GFX3D_CFG 67
|
||||
#define X1E80100_SLAVE_IMEM 68
|
||||
#define X1E80100_SLAVE_IMEM_CFG 69
|
||||
#define X1E80100_SLAVE_IPC_ROUTER_CFG 70
|
||||
#define X1E80100_SLAVE_LLCC 71
|
||||
#define X1E80100_SLAVE_LLCC_DISP 72
|
||||
#define X1E80100_SLAVE_LPASS_GEM_NOC 73
|
||||
#define X1E80100_SLAVE_LPASS_QTB_CFG 74
|
||||
#define X1E80100_SLAVE_LPIAON_NOC_LPASS_AG_NOC 75
|
||||
#define X1E80100_SLAVE_LPICX_NOC_LPIAON_NOC 76
|
||||
#define X1E80100_SLAVE_MEM_NOC_PCIE_SNOC 77
|
||||
#define X1E80100_SLAVE_MNOC_HF_MEM_NOC 78
|
||||
#define X1E80100_SLAVE_MNOC_HF_MEM_NOC_DISP 79
|
||||
#define X1E80100_SLAVE_MNOC_SF_MEM_NOC 80
|
||||
#define X1E80100_SLAVE_NSP_QTB_CFG 81
|
||||
#define X1E80100_SLAVE_PCIE_0 82
|
||||
#define X1E80100_SLAVE_PCIE_0_CFG 83
|
||||
#define X1E80100_SLAVE_PCIE_1 84
|
||||
#define X1E80100_SLAVE_PCIE_1_CFG 85
|
||||
#define X1E80100_SLAVE_PDM 86
|
||||
#define X1E80100_SLAVE_PRNG 87
|
||||
#define X1E80100_SLAVE_QDSS_CFG 88
|
||||
#define X1E80100_SLAVE_QDSS_STM 89
|
||||
#define X1E80100_SLAVE_QSPI_0 90
|
||||
#define X1E80100_SLAVE_QUP_1 91
|
||||
#define X1E80100_SLAVE_QUP_2 92
|
||||
#define X1E80100_SLAVE_QUP_CORE_0 93
|
||||
#define X1E80100_SLAVE_QUP_CORE_1 94
|
||||
#define X1E80100_SLAVE_QUP_CORE_2 95
|
||||
#define X1E80100_SLAVE_SDCC_2 96
|
||||
#define X1E80100_SLAVE_SDCC_4 97
|
||||
#define X1E80100_SLAVE_SERVICE_MNOC 98
|
||||
#define X1E80100_SLAVE_SNOC_GEM_NOC_SF 99
|
||||
#define X1E80100_SLAVE_TCSR 100
|
||||
#define X1E80100_SLAVE_TCU 101
|
||||
#define X1E80100_SLAVE_TLMM 102
|
||||
#define X1E80100_SLAVE_TME_CFG 103
|
||||
#define X1E80100_SLAVE_UFS_MEM_CFG 104
|
||||
#define X1E80100_SLAVE_USB3_0 105
|
||||
#define X1E80100_SLAVE_VENUS_CFG 106
|
||||
#define X1E80100_MASTER_DDR_PERF_MODE 107
|
||||
#define X1E80100_MASTER_QUP_CORE_2 108
|
||||
#define X1E80100_MASTER_PCIE_TCU 109
|
||||
#define X1E80100_MASTER_GIC2 110
|
||||
#define X1E80100_MASTER_AV1_ENC 111
|
||||
#define X1E80100_MASTER_EVA 112
|
||||
#define X1E80100_MASTER_PCIE_NORTH 113
|
||||
#define X1E80100_MASTER_PCIE_SOUTH 114
|
||||
#define X1E80100_MASTER_PCIE_3 115
|
||||
#define X1E80100_MASTER_PCIE_4 116
|
||||
#define X1E80100_MASTER_PCIE_5 117
|
||||
#define X1E80100_MASTER_PCIE_2 118
|
||||
#define X1E80100_MASTER_PCIE_6A 119
|
||||
#define X1E80100_MASTER_PCIE_6B 120
|
||||
#define X1E80100_MASTER_GIC1 121
|
||||
#define X1E80100_MASTER_USB_NOC_SNOC 122
|
||||
#define X1E80100_MASTER_AGGRE_USB_NORTH 123
|
||||
#define X1E80100_MASTER_AGGRE_USB_SOUTH 124
|
||||
#define X1E80100_MASTER_USB2 125
|
||||
#define X1E80100_MASTER_USB3_MP 126
|
||||
#define X1E80100_MASTER_USB3_1 127
|
||||
#define X1E80100_MASTER_USB3_2 128
|
||||
#define X1E80100_MASTER_USB4_0 129
|
||||
#define X1E80100_MASTER_USB4_1 130
|
||||
#define X1E80100_MASTER_USB4_2 131
|
||||
#define X1E80100_MASTER_ANOC_PCIE_GEM_NOC_PCIE 132
|
||||
#define X1E80100_MASTER_LLCC_PCIE 133
|
||||
#define X1E80100_MASTER_PCIE_NORTH_PCIE 134
|
||||
#define X1E80100_MASTER_PCIE_SOUTH_PCIE 135
|
||||
#define X1E80100_MASTER_PCIE_3_PCIE 136
|
||||
#define X1E80100_MASTER_PCIE_4_PCIE 137
|
||||
#define X1E80100_MASTER_PCIE_5_PCIE 138
|
||||
#define X1E80100_MASTER_PCIE_0_PCIE 139
|
||||
#define X1E80100_MASTER_PCIE_1_PCIE 140
|
||||
#define X1E80100_MASTER_PCIE_2_PCIE 141
|
||||
#define X1E80100_MASTER_PCIE_6A_PCIE 142
|
||||
#define X1E80100_MASTER_PCIE_6B_PCIE 143
|
||||
#define X1E80100_SLAVE_AHB2PHY_2 144
|
||||
#define X1E80100_SLAVE_AV1_ENC_CFG 145
|
||||
#define X1E80100_SLAVE_PCIE_2_CFG 146
|
||||
#define X1E80100_SLAVE_PCIE_3_CFG 147
|
||||
#define X1E80100_SLAVE_PCIE_4_CFG 148
|
||||
#define X1E80100_SLAVE_PCIE_5_CFG 149
|
||||
#define X1E80100_SLAVE_PCIE_6A_CFG 150
|
||||
#define X1E80100_SLAVE_PCIE_6B_CFG 151
|
||||
#define X1E80100_SLAVE_PCIE_RSC_CFG 152
|
||||
#define X1E80100_SLAVE_QUP_0 153
|
||||
#define X1E80100_SLAVE_SMMUV3_CFG 154
|
||||
#define X1E80100_SLAVE_USB2 155
|
||||
#define X1E80100_SLAVE_USB3_1 156
|
||||
#define X1E80100_SLAVE_USB3_2 157
|
||||
#define X1E80100_SLAVE_USB3_MP 158
|
||||
#define X1E80100_SLAVE_USB4_0 159
|
||||
#define X1E80100_SLAVE_USB4_1 160
|
||||
#define X1E80100_SLAVE_USB4_2 161
|
||||
#define X1E80100_SLAVE_PCIE_2 162
|
||||
#define X1E80100_SLAVE_PCIE_3 163
|
||||
#define X1E80100_SLAVE_PCIE_4 164
|
||||
#define X1E80100_SLAVE_PCIE_5 165
|
||||
#define X1E80100_SLAVE_PCIE_6A 166
|
||||
#define X1E80100_SLAVE_PCIE_6B 167
|
||||
#define X1E80100_SLAVE_DDR_PERF_MODE 168
|
||||
#define X1E80100_SLAVE_PCIE_NORTH 169
|
||||
#define X1E80100_SLAVE_PCIE_SOUTH 170
|
||||
#define X1E80100_SLAVE_USB_NOC_SNOC 171
|
||||
#define X1E80100_SLAVE_AGGRE_USB_NORTH 172
|
||||
#define X1E80100_SLAVE_AGGRE_USB_SOUTH 173
|
||||
#define X1E80100_SLAVE_LLCC_PCIE 174
|
||||
#define X1E80100_SLAVE_EBI1_PCIE 175
|
||||
#define X1E80100_SLAVE_ANOC_PCIE_GEM_NOC_PCIE 176
|
||||
#define X1E80100_SLAVE_PCIE_NORTH_PCIE 177
|
||||
#define X1E80100_SLAVE_PCIE_SOUTH_PCIE 178
|
||||
|
||||
#endif
|
207
include/dt-bindings/interconnect/qcom,x1e80100-rpmh.h
Normal file
207
include/dt-bindings/interconnect/qcom,x1e80100-rpmh.h
Normal file
@ -0,0 +1,207 @@
|
||||
/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
|
||||
/*
|
||||
* Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
|
||||
* Copyright (c) 2023, Linaro Limited
|
||||
*/
|
||||
|
||||
#ifndef __DT_BINDINGS_INTERCONNECT_QCOM_X1E80100_H
|
||||
#define __DT_BINDINGS_INTERCONNECT_QCOM_X1E80100_H
|
||||
|
||||
#define MASTER_QSPI_0 0
|
||||
#define MASTER_QUP_1 1
|
||||
#define MASTER_SDCC_4 2
|
||||
#define MASTER_UFS_MEM 3
|
||||
#define SLAVE_A1NOC_SNOC 4
|
||||
|
||||
#define MASTER_QUP_0 0
|
||||
#define MASTER_QUP_2 1
|
||||
#define MASTER_CRYPTO 2
|
||||
#define MASTER_SP 3
|
||||
#define MASTER_QDSS_ETR 4
|
||||
#define MASTER_QDSS_ETR_1 5
|
||||
#define MASTER_SDCC_2 6
|
||||
#define SLAVE_A2NOC_SNOC 7
|
||||
|
||||
#define MASTER_DDR_PERF_MODE 0
|
||||
#define MASTER_QUP_CORE_0 1
|
||||
#define MASTER_QUP_CORE_1 2
|
||||
#define MASTER_QUP_CORE_2 3
|
||||
#define SLAVE_DDR_PERF_MODE 4
|
||||
#define SLAVE_QUP_CORE_0 5
|
||||
#define SLAVE_QUP_CORE_1 6
|
||||
#define SLAVE_QUP_CORE_2 7
|
||||
|
||||
#define MASTER_CNOC_CFG 0
|
||||
#define SLAVE_AHB2PHY_SOUTH 1
|
||||
#define SLAVE_AHB2PHY_NORTH 2
|
||||
#define SLAVE_AHB2PHY_2 3
|
||||
#define SLAVE_AV1_ENC_CFG 4
|
||||
#define SLAVE_CAMERA_CFG 5
|
||||
#define SLAVE_CLK_CTL 6
|
||||
#define SLAVE_CRYPTO_0_CFG 7
|
||||
#define SLAVE_DISPLAY_CFG 8
|
||||
#define SLAVE_GFX3D_CFG 9
|
||||
#define SLAVE_IMEM_CFG 10
|
||||
#define SLAVE_IPC_ROUTER_CFG 11
|
||||
#define SLAVE_PCIE_0_CFG 12
|
||||
#define SLAVE_PCIE_1_CFG 13
|
||||
#define SLAVE_PCIE_2_CFG 14
|
||||
#define SLAVE_PCIE_3_CFG 15
|
||||
#define SLAVE_PCIE_4_CFG 16
|
||||
#define SLAVE_PCIE_5_CFG 17
|
||||
#define SLAVE_PCIE_6A_CFG 18
|
||||
#define SLAVE_PCIE_6B_CFG 19
|
||||
#define SLAVE_PCIE_RSC_CFG 20
|
||||
#define SLAVE_PDM 21
|
||||
#define SLAVE_PRNG 22
|
||||
#define SLAVE_QDSS_CFG 23
|
||||
#define SLAVE_QSPI_0 24
|
||||
#define SLAVE_QUP_0 25
|
||||
#define SLAVE_QUP_1 26
|
||||
#define SLAVE_QUP_2 27
|
||||
#define SLAVE_SDCC_2 28
|
||||
#define SLAVE_SDCC_4 29
|
||||
#define SLAVE_SMMUV3_CFG 30
|
||||
#define SLAVE_TCSR 31
|
||||
#define SLAVE_TLMM 32
|
||||
#define SLAVE_UFS_MEM_CFG 33
|
||||
#define SLAVE_USB2 34
|
||||
#define SLAVE_USB3_0 35
|
||||
#define SLAVE_USB3_1 36
|
||||
#define SLAVE_USB3_2 37
|
||||
#define SLAVE_USB3_MP 38
|
||||
#define SLAVE_USB4_0 39
|
||||
#define SLAVE_USB4_1 40
|
||||
#define SLAVE_USB4_2 41
|
||||
#define SLAVE_VENUS_CFG 42
|
||||
#define SLAVE_LPASS_QTB_CFG 43
|
||||
#define SLAVE_CNOC_MNOC_CFG 44
|
||||
#define SLAVE_NSP_QTB_CFG 45
|
||||
#define SLAVE_QDSS_STM 46
|
||||
#define SLAVE_TCU 47
|
||||
|
||||
#define MASTER_GEM_NOC_CNOC 0
|
||||
#define MASTER_GEM_NOC_PCIE_SNOC 1
|
||||
#define SLAVE_AOSS 2
|
||||
#define SLAVE_TME_CFG 3
|
||||
#define SLAVE_APPSS 4
|
||||
#define SLAVE_CNOC_CFG 5
|
||||
#define SLAVE_BOOT_IMEM 6
|
||||
#define SLAVE_IMEM 7
|
||||
#define SLAVE_PCIE_0 8
|
||||
#define SLAVE_PCIE_1 9
|
||||
#define SLAVE_PCIE_2 10
|
||||
#define SLAVE_PCIE_3 11
|
||||
#define SLAVE_PCIE_4 12
|
||||
#define SLAVE_PCIE_5 13
|
||||
#define SLAVE_PCIE_6A 14
|
||||
#define SLAVE_PCIE_6B 15
|
||||
|
||||
#define MASTER_GPU_TCU 0
|
||||
#define MASTER_PCIE_TCU 1
|
||||
#define MASTER_SYS_TCU 2
|
||||
#define MASTER_APPSS_PROC 3
|
||||
#define MASTER_GFX3D 4
|
||||
#define MASTER_LPASS_GEM_NOC 5
|
||||
#define MASTER_MNOC_HF_MEM_NOC 6
|
||||
#define MASTER_MNOC_SF_MEM_NOC 7
|
||||
#define MASTER_COMPUTE_NOC 8
|
||||
#define MASTER_ANOC_PCIE_GEM_NOC 9
|
||||
#define MASTER_SNOC_SF_MEM_NOC 10
|
||||
#define MASTER_GIC2 11
|
||||
#define SLAVE_GEM_NOC_CNOC 12
|
||||
#define SLAVE_LLCC 13
|
||||
#define SLAVE_MEM_NOC_PCIE_SNOC 14
|
||||
#define MASTER_MNOC_HF_MEM_NOC_DISP 15
|
||||
#define MASTER_ANOC_PCIE_GEM_NOC_DISP 16
|
||||
#define SLAVE_LLCC_DISP 17
|
||||
#define MASTER_ANOC_PCIE_GEM_NOC_PCIE 18
|
||||
#define SLAVE_LLCC_PCIE 19
|
||||
|
||||
#define MASTER_LPIAON_NOC 0
|
||||
#define SLAVE_LPASS_GEM_NOC 1
|
||||
|
||||
#define MASTER_LPASS_LPINOC 0
|
||||
#define SLAVE_LPIAON_NOC_LPASS_AG_NOC 1
|
||||
|
||||
#define MASTER_LPASS_PROC 0
|
||||
#define SLAVE_LPICX_NOC_LPIAON_NOC 1
|
||||
|
||||
#define MASTER_LLCC 0
|
||||
#define SLAVE_EBI1 1
|
||||
#define MASTER_LLCC_DISP 2
|
||||
#define SLAVE_EBI1_DISP 3
|
||||
#define MASTER_LLCC_PCIE 4
|
||||
#define SLAVE_EBI1_PCIE 5
|
||||
|
||||
#define MASTER_AV1_ENC 0
|
||||
#define MASTER_CAMNOC_HF 1
|
||||
#define MASTER_CAMNOC_ICP 2
|
||||
#define MASTER_CAMNOC_SF 3
|
||||
#define MASTER_EVA 4
|
||||
#define MASTER_MDP 5
|
||||
#define MASTER_VIDEO 6
|
||||
#define MASTER_VIDEO_CV_PROC 7
|
||||
#define MASTER_VIDEO_V_PROC 8
|
||||
#define MASTER_CNOC_MNOC_CFG 9
|
||||
#define SLAVE_MNOC_HF_MEM_NOC 10
|
||||
#define SLAVE_MNOC_SF_MEM_NOC 11
|
||||
#define SLAVE_SERVICE_MNOC 12
|
||||
#define MASTER_MDP_DISP 13
|
||||
#define SLAVE_MNOC_HF_MEM_NOC_DISP 14
|
||||
|
||||
#define MASTER_CDSP_PROC 0
|
||||
#define SLAVE_CDSP_MEM_NOC 1
|
||||
|
||||
#define MASTER_PCIE_NORTH 0
|
||||
#define MASTER_PCIE_SOUTH 1
|
||||
#define SLAVE_ANOC_PCIE_GEM_NOC 2
|
||||
#define MASTER_PCIE_NORTH_PCIE 3
|
||||
#define MASTER_PCIE_SOUTH_PCIE 4
|
||||
#define SLAVE_ANOC_PCIE_GEM_NOC_PCIE 5
|
||||
|
||||
#define MASTER_PCIE_3 0
|
||||
#define MASTER_PCIE_4 1
|
||||
#define MASTER_PCIE_5 2
|
||||
#define SLAVE_PCIE_NORTH 3
|
||||
#define MASTER_PCIE_3_PCIE 4
|
||||
#define MASTER_PCIE_4_PCIE 5
|
||||
#define MASTER_PCIE_5_PCIE 6
|
||||
#define SLAVE_PCIE_NORTH_PCIE 7
|
||||
|
||||
#define MASTER_PCIE_0 0
|
||||
#define MASTER_PCIE_1 1
|
||||
#define MASTER_PCIE_2 2
|
||||
#define MASTER_PCIE_6A 3
|
||||
#define MASTER_PCIE_6B 4
|
||||
#define SLAVE_PCIE_SOUTH 5
|
||||
#define MASTER_PCIE_0_PCIE 6
|
||||
#define MASTER_PCIE_1_PCIE 7
|
||||
#define MASTER_PCIE_2_PCIE 8
|
||||
#define MASTER_PCIE_6A_PCIE 9
|
||||
#define MASTER_PCIE_6B_PCIE 10
|
||||
#define SLAVE_PCIE_SOUTH_PCIE 11
|
||||
|
||||
#define MASTER_A1NOC_SNOC 0
|
||||
#define MASTER_A2NOC_SNOC 1
|
||||
#define MASTER_GIC1 2
|
||||
#define MASTER_USB_NOC_SNOC 3
|
||||
#define SLAVE_SNOC_GEM_NOC_SF 4
|
||||
|
||||
#define MASTER_AGGRE_USB_NORTH 0
|
||||
#define MASTER_AGGRE_USB_SOUTH 1
|
||||
#define SLAVE_USB_NOC_SNOC 2
|
||||
|
||||
#define MASTER_USB2 0
|
||||
#define MASTER_USB3_MP 1
|
||||
#define SLAVE_AGGRE_USB_NORTH 2
|
||||
|
||||
#define MASTER_USB3_0 0
|
||||
#define MASTER_USB3_1 1
|
||||
#define MASTER_USB3_2 2
|
||||
#define MASTER_USB4_0 3
|
||||
#define MASTER_USB4_1 4
|
||||
#define MASTER_USB4_2 5
|
||||
#define SLAVE_AGGRE_USB_SOUTH 6
|
||||
|
||||
#endif
|
Loading…
Reference in New Issue
Block a user